Solidigm

Sr. Analog Frontend Design Automation Engineer

Solidigm  •  $140k - $223k/yr  •  Rancho Cordova, CA (Onsite)  •  12 days ago
Apply
AI can make mistakes so check important info. Chat history is never stored.
55
AI Success™

Job Description

Join a multibillion-dollar global company that brings together amazing technology, people, and operational scale to become a powerhouse in the memory industry. Headquartered in Rancho Cordova, California, Solidigm combines elements of an established, successful technology company with the spirit, agility, and entrepreneurial mindset of a start-up. In addition to the U.S. headquarters and other facilities in the U.S., the company has international presence in Asia, Europe, and the Americas. Solidigm will continue to lead the world in innovating new Memory technologies with aspirations to be the #1 NAND memory company in the world. At Solidigm, we view problems as opportunities to define innovative solutions that hold the power to change the world and unleash the potential technological needs that the future holds. At Solidigm, we are One Team that fosters a diverse, equitable, and inclusive culture that embraces individual uniqueness and empowers us to bring our best selves to deliver excellence in support of Solidigm's vision and mission to be the go-to partner for optimized data storage solutions. You can be part of the takeoff of an innovative business that develops cutting-edge products, delivers strong business value for customers, provides an engaging workplace for its employees, and serves a greater impact on the world. This is a golden opportunity for the right applicant to join us and help design, build, and lead Solidigm. We want a diverse team of dedicated professionals who will not just be Solidigm team members but contribute to how we shape the future of the organization. We are seeking applicants who will grow and thrive in our culture; be customer inspired, trusting, innovative, team-oriented, inclusive, results driven, collaborative, passionate, and flexible.

We are seeking a Senior Analog Frontend Design Automation Engineer to accelerate analog and mixed-signal design productivity by building and owning robust, validated simulation and analysis flows and integrating them into a scalable custom CAD environment. This role is hands-on and highly cross-functional, partnering closely with analog designers, AMS verification, reliability, and PDK teams to standardize workflows and improve quality, repeatability, and simulation-to-silicon correlation. The ideal candidate brings strong experience in custom CAD enablement (Virtuoso-based environments), SPICE simulation automation, and reliability/EMIR-aware methodologies, with the ability to translate real designer pain points into practical tools, frameworks, and flow improvements.

We are seeking a Senior Analog Frontend Design Automation Engineer to accelerate analog and mixed-signal design productivity by building and owning robust, validated simulation and analysis flows and integrating them into a scalable custom CAD environment. This role is hands-on and highly cross-functional, partnering closely with analog designers, AMS verification, reliability, and PDK teams to standardize workflows and improve quality, repeatability, and simulation-to-silicon correlation. The ideal candidate brings strong experience in custom CAD enablement (Virtuoso-based environments), SPICE simulation automation, and reliability/EMIR-aware methodologies, with the ability to translate real designer pain points into practical tools, frameworks, and flow improvements.

Key Responsibilities

Simulation & Methodology Enablement

  • Develop and maintain validated SPICE simulation flows (e.g., HSPICE/Spectre-class), including run templates, corner setups, Monte Carlo sampling schemes, and convergence guidelines.
  • Create standardized workflows for analog blocks (e.g., sense amplifiers, charge pumps, references, HV switching circuits), enabling repeatable setup and trustworthy results across projects.
  • Drive simulation-to-silicon correlation by aligning device models, PVT corners, and simulation assumptions to the PDK; identify mismatches and coordinate improvements.

Custom CAD / Virtuoso Automation

  • Build and support custom CAD automation spanning schematic entry, testbench generation, run orchestration, results harvesting, and regression execution, emphasizing reproducibility and ease-of-use.
  • Develop scripts/tools (Skill/Tcl/Perl/Python or equivalent) to automate repetitive tasks, reduce manual errors, and improve designer throughput.
  • Provide end-user support and documentation (best practices, templates, debug playbooks) to reduce flow friction and improve adoption.

Reliability / EMIR / Extraction-aware Enablement (Frontend Focus)

  • Enable flows that connect simulation with layout-derived effects—supporting workflows that incorporate parasitics and reliability considerations (e.g., extraction-aware simulation readiness, EM/IR-aware checks, reliability/ERC integration).
  • Collaborate with layout/verification/reliability partners to improve clarity and consistency of rule interpretation and analysis setup where needed.

Cross-Functional Leadership

  • Partner with analog design, AMS verification, PDK/library teams, and broader DA infrastructure to deliver standardized methodologies and scalable flow deployment.
  • Contribute to DA standards (methodology, signoff expectations where applicable, and flow QA/regression practices) to reduce late-cycle churn and risk.

Qualifications

Required

  • BS/MS in EE/CE or related field (or equivalent experience).
  • Strong background in analog/mixed-signal design principles and understanding of the analog IC design flow (schematic → simulation → layout/verification).
  • Hands-on experience with SPICE simulation tools and modeling/analysis techniques used in analog validation.
  • Proven ability to build automation for analog workflows: corner/MC management, run orchestration, regression scaling, standardized reporting.
  • Working knowledge of physical signoff concepts that impact analog results, including parasitic extraction, DRC/LVS, and EM/IR fundamentals.
  • Strong scripting/automation skills (Skill/Tcl/Perl/Python or equivalent) and ability to deliver production-quality tools.
  • Demonstrated ability to collaborate across teams and convert ambiguous requirements into clear, usable solutions.

Preferred

  • Experience in Custom CAD / Virtuoso platform enablement, including Skill-based automation and flow integration.
  • Experience supporting reliability / ERC / PERC-type flows and methodology integration into custom design environments.
  • Familiarity with AMS verification environments and cross-domain debug (analog + digital interfaces).
  • Exposure to digital/FPGA prototyping and mixed-signal integration—useful for improving end-to-end validation workflows. (Candidate-aligned enhancement; not required.)

Additional Information

The compensation range for this role is $139,520 - $223,300. Actual compensation is influenced by a variety of factors including but not limited to skills, experience, qualifications, and geographic location.

Powered by SmartRecruiters - Candidate Privacy Policy

Solidigm

About Solidigm

Solidigm is a leading global provider of innovative NAND flash memory solutions. Solidigm technology unlocks data’s unlimited potential for customers, enabling them to fuel human advancement. Our origins reflect Intel’s longstanding innovation in memory products and SK hynix’s international leadership and scale in the semiconductor industry, Solidigm became a standalone U.S. subsidiary under SK hynix in December 2021. Headquartered in San Jose, CA, Solidigm is powered by the inventiveness of close to 2,000 employees in 20 locations around the world. For more information about Solidigm, please visit https://www.solidigmtechnology.com

Industry
Hardware & Semiconductors
Company Size
1,001-5,000 employees
Headquarters
Rancho Cordova, California
Year Founded
2021
Social Media